TY - JOUR AU - 유창식 DA - 2014/06 PY - 2014 UR - http://www.jstage.jst.go.jp/article/elex/11/11/11_11.20140351/_article/-char/en UR - http://hdl.handle.net/20.500.11754/54731 AB - A clock and data recovery (CDR) circuit for 1.5-5.0 Gb/s wireline transceiver is described. A phase locked loop (PLL) with dual phase frequency detector (PFD) and charge pump (CP) pairs performs the seamless phase rotation for the CDR circuit to track the phase and frequency difference. The CDR circuit implemented in a 65 nm CMOS process consumes 22.8 mW from a 1.2 V supply at 5.0 Gb/s. For 25 MHz jitter frequency, the CDR circuit can tolerate up to 0.21 unit-interval (UI) jitter with bit error rate (BER) smaller than 10(-12). PB - IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG, KIKAI-SHINKO-KAIKAN BLDG, 3-5-8, SHIBA-KOEN, MINATO-KU, TOKYO, 105-0011, JAPAN KW - clock and data recovery (CDR) KW - wireline transceiver KW - phase locked loop (PLL) KW - phase rotation KW - CMOS TI - A 1.5-5.0 Gb/s clock and data recovery circuit with dual-PFD phase-rotating phase locked loop TT - s clock and data recovery circuit with dual-PFD phase-rotating phase locked loop IS - 11 VL - 11 DO - 10.1587/elex.11.20140351 T2 - IEICE ELECTRONICS EXPRESS ER -